Newer
Older
//===-- MipsInstrFPU.td - Mips FPU Instruction Information -*- tablegen -*-===//
Bruno Cardoso Lopes
committed
//
// The LLVM Compiler Infrastructure
//
// This file is distributed under the University of Illinois Open Source
// License. See LICENSE.TXT for details.
//
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes
committed
//
// This file describes the Mips FPU instruction set.
Bruno Cardoso Lopes
committed
//
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes
committed
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
// Floating Point Instructions
Bruno Cardoso Lopes
committed
// ------------------------
// * 64bit fp:
// - 32 64-bit registers (default mode)
// - 16 even 32-bit registers (32-bit compatible mode) for
// single and double access.
// * 32bit fp:
// - 16 even 32-bit registers - single and double (aliased)
// - 32 32-bit registers (within single-only mode)
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes
committed
// Floating Point Compare and Branch
Akira Hatanaka
committed
def SDT_MipsFPBrcond : SDTypeProfile<0, 2, [SDTCisInt<0>,
SDTCisVT<1, OtherVT>]>;
def SDT_MipsFPCmp : SDTypeProfile<0, 3, [SDTCisSameAs<0, 1>, SDTCisFP<1>,
Akira Hatanaka
committed
SDTCisVT<2, i32>]>;
Akira Hatanaka
committed
def SDT_MipsCMovFP : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
SDTCisSameAs<1, 2>]>;
Akira Hatanaka
committed
def SDT_MipsBuildPairF64 : SDTypeProfile<1, 2, [SDTCisVT<0, f64>,
SDTCisVT<1, i32>,
SDTCisSameAs<1, 2>]>;
def SDT_MipsExtractElementF64 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
SDTCisVT<1, f64>,
Akira Hatanaka
committed
SDTCisVT<2, i32>]>;
Akira Hatanaka
committed
def MipsFPCmp : SDNode<"MipsISD::FPCmp", SDT_MipsFPCmp, [SDNPOutGlue]>;
def MipsCMovFP_T : SDNode<"MipsISD::CMovFP_T", SDT_MipsCMovFP, [SDNPInGlue]>;
def MipsCMovFP_F : SDNode<"MipsISD::CMovFP_F", SDT_MipsCMovFP, [SDNPInGlue]>;
Bruno Cardoso Lopes
committed
def MipsFPBrcond : SDNode<"MipsISD::FPBrcond", SDT_MipsFPBrcond,
Akira Hatanaka
committed
[SDNPHasChain, SDNPOptInGlue]>;
Akira Hatanaka
committed
def MipsBuildPairF64 : SDNode<"MipsISD::BuildPairF64", SDT_MipsBuildPairF64>;
def MipsExtractElementF64 : SDNode<"MipsISD::ExtractElementF64",
SDT_MipsExtractElementF64>;
Bruno Cardoso Lopes
committed
// Operand for printing out a condition code.
let PrintMethod = "printFCCOperand", DecoderMethod = "DecodeCondCode" in
Bruno Cardoso Lopes
committed
def condcode : Operand<i32>;
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes
committed
// Feature predicates.
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes
committed
def IsFP64bit : Predicate<"Subtarget.isFP64bit()">,
AssemblerPredicate<"FeatureFP64Bit">;
def NotFP64bit : Predicate<"!Subtarget.isFP64bit()">,
AssemblerPredicate<"!FeatureFP64Bit">;
def IsSingleFloat : Predicate<"Subtarget.isSingleFloat()">,
AssemblerPredicate<"FeatureSingleFloat">;
def IsNotSingleFloat : Predicate<"!Subtarget.isSingleFloat()">,
AssemblerPredicate<"!FeatureSingleFloat">;
Bruno Cardoso Lopes
committed
// FP immediate patterns.
def fpimm0 : PatLeaf<(fpimm), [{
return N->isExactlyValue(+0.0);
}]>;
def fpimm0neg : PatLeaf<(fpimm), [{
return N->isExactlyValue(-0.0);
}]>;
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes
committed
// Instruction Class Templates
//
Bruno Cardoso Lopes
committed
// A set of multiclasses is used to address the register usage.
Bruno Cardoso Lopes
committed
//
Jakob Stoklund Olesen
committed
// S32 - single precision in 16 32bit even fp registers
// single precision in 32 32bit fp registers in SingleOnly mode
Jakob Stoklund Olesen
committed
// S64 - single precision in 32 64bit fp registers (In64BitMode)
// D32 - double precision in 16 32bit even fp registers
// D64 - double precision in 32 64bit fp registers (In64BitMode)
Bruno Cardoso Lopes
committed
//
Jakob Stoklund Olesen
committed
// Only S32 and D32 are supported right now.
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes
committed
Akira Hatanaka
committed
// FP load.
class FPLoad<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
FMem<op, (outs RC:$ft), (ins MemOpnd:$addr),
Akira Hatanaka
committed
!strconcat(opstr, "\t$ft, $addr"), [(set RC:$ft, (load addr:$addr))],
Akira Hatanaka
committed
// FP store.
class FPStore<bits<6> op, string opstr, RegisterClass RC, Operand MemOpnd>:
FMem<op, (outs), (ins RC:$ft, MemOpnd:$addr),
Akira Hatanaka
committed
!strconcat(opstr, "\t$ft, $addr"), [(store RC:$ft, addr:$addr)],
Akira Hatanaka
committed
// FP indexed load.
class FPIdxLoad<bits<6> funct, string opstr, RegisterClass DRC,
Akira Hatanaka
committed
RegisterClass PRC, SDPatternOperator FOp = null_frag>:
Akira Hatanaka
committed
FFMemIdx<funct, (outs DRC:$fd), (ins PRC:$base, PRC:$index),
!strconcat(opstr, "\t$fd, ${index}(${base})"),
Akira Hatanaka
committed
[(set DRC:$fd, (FOp (add PRC:$base, PRC:$index)))]> {
let fs = 0;
}
// FP indexed store.
class FPIdxStore<bits<6> funct, string opstr, RegisterClass DRC,
Akira Hatanaka
committed
RegisterClass PRC, SDPatternOperator FOp= null_frag>:
Akira Hatanaka
committed
FFMemIdx<funct, (outs), (ins DRC:$fs, PRC:$base, PRC:$index),
!strconcat(opstr, "\t$fs, ${index}(${base})"),
Akira Hatanaka
committed
[(FOp DRC:$fs, (add PRC:$base, PRC:$index))]> {
let fd = 0;
}
Akira Hatanaka
committed
// Instructions that convert an FP value to 32-bit fixed point.
multiclass FFR1_W_M<bits<6> funct, string opstr> {
Akira Hatanaka
committed
def _D32 : FFR1<funct, 17, opstr, FGR32, AFGR64>,
Akira Hatanaka
committed
def _D64 : FFR1<funct, 17, opstr, FGR32, FGR64>,
Akira Hatanaka
committed
}
Jakob Stoklund Olesen
committed
// FP-to-FP conversion instructions.
multiclass FFR1P_M<bits<6> funct, string opstr, SDNode OpNode> {
Akira Hatanaka
committed
def _D32 : FFR1P<funct, 17, opstr, AFGR64, AFGR64, OpNode>,
Akira Hatanaka
committed
def _D64 : FFR1P<funct, 17, opstr, FGR64, FGR64, OpNode>,
Bruno Cardoso Lopes
committed
}
multiclass FFR2P_M<bits<6> funct, string opstr, SDNode OpNode, bit isComm = 0> {
Jakob Stoklund Olesen
committed
let isCommutable = isComm in {
def _S : FFR2P<funct, 16, opstr, "s", FGR32, OpNode>;
def _D32 : FFR2P<funct, 17, opstr, "d", AFGR64, OpNode>,
def _D64 : FFR2P<funct, 17, opstr, "d", FGR64, OpNode>,
Jakob Stoklund Olesen
committed
}
Bruno Cardoso Lopes
committed
}
Bruno Cardoso Lopes
committed
// FP madd/msub/nmadd/nmsub instruction classes.
class FMADDSUB<bits<3> funct, bits<3> fmt, string opstr, string fmtstr,
SDNode OpNode, RegisterClass RC> :
FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
!strconcat(opstr, ".", fmtstr, "\t$fd, $fr, $fs, $ft"),
[(set RC:$fd, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr))]>;
class FNMADDSUB<bits<3> funct, bits<3> fmt, string opstr, string fmtstr,
SDNode OpNode, RegisterClass RC> :
FFMADDSUB<funct, fmt, (outs RC:$fd), (ins RC:$fr, RC:$fs, RC:$ft),
!strconcat(opstr, ".", fmtstr, "\t$fd, $fr, $fs, $ft"),
[(set RC:$fd, (fsub fpimm0, (OpNode (fmul RC:$fs, RC:$ft), RC:$fr)))]>;
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
// Floating Point Instructions
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
Akira Hatanaka
committed
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
def ROUND_W_S : FFR1<0xc, 16, "round.w.s", FGR32, FGR32>;
def TRUNC_W_S : FFR1<0xd, 16, "trunc.w.s", FGR32, FGR32>;
def CEIL_W_S : FFR1<0xe, 16, "ceil.w.s", FGR32, FGR32>;
def FLOOR_W_S : FFR1<0xf, 16, "floor.w.s", FGR32, FGR32>;
def CVT_W_S : FFR1<0x24, 16, "cvt.w.s", FGR32, FGR32>, NeverHasSideEffects;
defm ROUND_W : FFR1_W_M<0xc, "round.w.d">;
defm TRUNC_W : FFR1_W_M<0xd, "trunc.w.d">;
defm CEIL_W : FFR1_W_M<0xe, "ceil.w.d">;
defm FLOOR_W : FFR1_W_M<0xf, "floor.w.d">;
defm CVT_W : FFR1_W_M<0x24, "cvt.w.d">, NeverHasSideEffects;
let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace = "Mips64" in {
def ROUND_L_S : FFR1<0x8, 16, "round.l.s", FGR64, FGR32>;
def ROUND_L_D64 : FFR1<0x8, 17, "round.l.d", FGR64, FGR64>;
def TRUNC_L_S : FFR1<0x9, 16, "trunc.l.s", FGR64, FGR32>;
def TRUNC_L_D64 : FFR1<0x9, 17, "trunc.l.d", FGR64, FGR64>;
def CEIL_L_S : FFR1<0xa, 16, "ceil.l.s", FGR64, FGR32>;
def CEIL_L_D64 : FFR1<0xa, 17, "ceil.l.d", FGR64, FGR64>;
def FLOOR_L_S : FFR1<0xb, 16, "floor.l.s", FGR64, FGR32>;
def FLOOR_L_D64 : FFR1<0xb, 17, "floor.l.d", FGR64, FGR64>;
}
def CVT_S_W : FFR1<0x20, 20, "cvt.s.w", FGR32, FGR32>, NeverHasSideEffects;
def CVT_L_S : FFR1<0x25, 16, "cvt.l.s", FGR64, FGR32>, NeverHasSideEffects;
def CVT_L_D64: FFR1<0x25, 17, "cvt.l.d", FGR64, FGR64>, NeverHasSideEffects;
Bruno Cardoso Lopes
committed
let Predicates = [NotFP64bit, HasStdEnc], neverHasSideEffects = 1 in {
Akira Hatanaka
committed
def CVT_S_D32 : FFR1<0x20, 17, "cvt.s.d", FGR32, AFGR64>;
def CVT_D32_W : FFR1<0x21, 20, "cvt.d.w", AFGR64, FGR32>;
def CVT_D32_S : FFR1<0x21, 16, "cvt.d.s", AFGR64, FGR32>;
Akira Hatanaka
committed
}
let Predicates = [IsFP64bit, HasStdEnc], DecoderNamespace = "Mips64",
neverHasSideEffects = 1 in {
Akira Hatanaka
committed
def CVT_S_D64 : FFR1<0x20, 17, "cvt.s.d", FGR32, FGR64>;
def CVT_S_L : FFR1<0x20, 21, "cvt.s.l", FGR32, FGR64>;
def CVT_D64_W : FFR1<0x21, 20, "cvt.d.w", FGR64, FGR32>;
def CVT_D64_S : FFR1<0x21, 16, "cvt.d.s", FGR64, FGR32>;
def CVT_D64_L : FFR1<0x21, 21, "cvt.d.l", FGR64, FGR64>;
Akira Hatanaka
committed
}
Bruno Cardoso Lopes
committed
let Predicates = [NoNaNsFPMath, HasStdEnc] in {
Akira Hatanaka
committed
def FABS_S : FFR1P<0x5, 16, "abs.s", FGR32, FGR32, fabs>;
def FNEG_S : FFR1P<0x7, 16, "neg.s", FGR32, FGR32, fneg>;
defm FABS : FFR1P_M<0x5, "abs.d", fabs>;
defm FNEG : FFR1P_M<0x7, "neg.d", fneg>;
}
Akira Hatanaka
committed
def FSQRT_S : FFR1P<0x4, 16, "sqrt.s", FGR32, FGR32, fsqrt>;
defm FSQRT : FFR1P_M<0x4, "sqrt.d", fsqrt>;
Bruno Cardoso Lopes
committed
// The odd-numbered registers are only referenced when doing loads,
// stores, and moves between floating-point and integer registers.
Bruno Cardoso Lopes
committed
// When defining instructions, we reference all 32-bit registers,
Bruno Cardoso Lopes
committed
// regardless of register aliasing.
class FFRGPR<bits<5> _fmt, dag outs, dag ins, string asmstr, list<dag> pattern>:
FFR<0x11, 0x0, _fmt, outs, ins, asmstr, pattern> {
bits<5> rt;
let ft = rt;
let fd = 0;
}
/// Move Control Registers From/To CPU Registers
def CFC1 : FFRGPR<0x2, (outs CPURegs:$rt), (ins CCR:$fs),
"cfc1\t$rt, $fs", []>;
Bruno Cardoso Lopes
committed
def CTC1 : FFRGPR<0x6, (outs CCR:$fs), (ins CPURegs:$rt),
"ctc1\t$rt, $fs", []>;
Bruno Cardoso Lopes
committed
def MFC1 : FFRGPR<0x00, (outs CPURegs:$rt), (ins FGR32:$fs),
Akira Hatanaka
committed
"mfc1\t$rt, $fs",
[(set CPURegs:$rt, (bitconvert FGR32:$fs))]>;
Bruno Cardoso Lopes
committed
def MTC1 : FFRGPR<0x04, (outs FGR32:$fs), (ins CPURegs:$rt),
Akira Hatanaka
committed
"mtc1\t$rt, $fs",
[(set FGR32:$fs, (bitconvert CPURegs:$rt))]>;
Bruno Cardoso Lopes
committed
def DMFC1 : FFRGPR<0x01, (outs CPU64Regs:$rt), (ins FGR64:$fs),
"dmfc1\t$rt, $fs",
[(set CPU64Regs:$rt, (bitconvert FGR64:$fs))]>;
def DMTC1 : FFRGPR<0x05, (outs FGR64:$fs), (ins CPU64Regs:$rt),
"dmtc1\t$rt, $fs",
[(set FGR64:$fs, (bitconvert CPU64Regs:$rt))]>;
Akira Hatanaka
committed
def FMOV_S : FFR1<0x6, 16, "mov.s", FGR32, FGR32>;
def FMOV_D32 : FFR1<0x6, 17, "mov.d", AFGR64, AFGR64>,
Akira Hatanaka
committed
def FMOV_D64 : FFR1<0x6, 17, "mov.d", FGR64, FGR64>,
/// Floating Point Memory Instructions
let Predicates = [IsN64, HasStdEnc], DecoderNamespace = "Mips64" in {
def LWC1_P8 : FPLoad<0x31, "lwc1", FGR32, mem64>;
def SWC1_P8 : FPStore<0x39, "swc1", FGR32, mem64>;
def LDC164_P8 : FPLoad<0x35, "ldc1", FGR64, mem64> {
let isCodeGenOnly =1;
}
def SDC164_P8 : FPStore<0x3d, "sdc1", FGR64, mem64> {
let isCodeGenOnly =1;
}
Bruno Cardoso Lopes
committed
}
let Predicates = [NotN64, HasStdEnc] in {
def LWC1 : FPLoad<0x31, "lwc1", FGR32, mem>;
def SWC1 : FPStore<0x39, "swc1", FGR32, mem>;
let Predicates = [NotN64, HasMips64, HasStdEnc],
Akira Hatanaka
committed
DecoderNamespace = "Mips64" in {
def LDC164 : FPLoad<0x35, "ldc1", FGR64, mem>;
def SDC164 : FPStore<0x3d, "sdc1", FGR64, mem>;
let Predicates = [NotN64, NotMips64, HasStdEnc] in {
def LDC1 : FPLoad<0x35, "ldc1", AFGR64, mem>;
def SDC1 : FPStore<0x3d, "sdc1", AFGR64, mem>;
Akira Hatanaka
committed
}
Bruno Cardoso Lopes
committed
Akira Hatanaka
committed
// Indexed loads and stores.
let Predicates = [HasFPIdx, HasStdEnc] in {
Akira Hatanaka
committed
def LWXC1 : FPIdxLoad<0x0, "lwxc1", FGR32, CPURegs, load>;
def SWXC1 : FPIdxStore<0x8, "swxc1", FGR32, CPURegs, store>;
Akira Hatanaka
committed
}
let Predicates = [HasMips32r2, NotMips64, HasStdEnc] in {
Akira Hatanaka
committed
def LDXC1 : FPIdxLoad<0x1, "ldxc1", AFGR64, CPURegs, load>;
def SDXC1 : FPIdxStore<0x9, "sdxc1", AFGR64, CPURegs, store>;
Akira Hatanaka
committed
}
let Predicates = [HasMips64, NotN64, HasStdEnc], DecoderNamespace="Mips64" in {
Akira Hatanaka
committed
def LDXC164 : FPIdxLoad<0x1, "ldxc1", FGR64, CPURegs, load>;
def SDXC164 : FPIdxStore<0x9, "sdxc1", FGR64, CPURegs, store>;
Akira Hatanaka
committed
}
// n64
let Predicates = [IsN64, HasStdEnc], isCodeGenOnly=1 in {
Akira Hatanaka
committed
def LWXC1_P8 : FPIdxLoad<0x0, "lwxc1", FGR32, CPU64Regs, load>;
def LDXC164_P8 : FPIdxLoad<0x1, "ldxc1", FGR64, CPU64Regs, load>;
def SWXC1_P8 : FPIdxStore<0x8, "swxc1", FGR32, CPU64Regs, store>;
def SDXC164_P8 : FPIdxStore<0x9, "sdxc1", FGR64, CPU64Regs, store>;
Akira Hatanaka
committed
}
Akira Hatanaka
committed
// Load/store doubleword indexed unaligned.
let Predicates = [NotMips64, HasStdEnc] in {
Akira Hatanaka
committed
def LUXC1 : FPIdxLoad<0x5, "luxc1", AFGR64, CPURegs>;
def SUXC1 : FPIdxStore<0xd, "suxc1", AFGR64, CPURegs>;
}
let Predicates = [HasMips64, HasStdEnc],
Akira Hatanaka
committed
DecoderNamespace="Mips64" in {
def LUXC164 : FPIdxLoad<0x5, "luxc1", FGR64, CPURegs>;
def SUXC164 : FPIdxStore<0xd, "suxc1", FGR64, CPURegs>;
}
Bruno Cardoso Lopes
committed
/// Floating-point Aritmetic
defm FADD : FFR2P_M<0x00, "add", fadd, 1>;
defm FDIV : FFR2P_M<0x03, "div", fdiv>;
defm FMUL : FFR2P_M<0x02, "mul", fmul, 1>;
defm FSUB : FFR2P_M<0x01, "sub", fsub>;
Bruno Cardoso Lopes
committed
let Predicates = [HasMips32r2, HasStdEnc] in {
def MADD_S : FMADDSUB<0x4, 0, "madd", "s", fadd, FGR32>;
def MSUB_S : FMADDSUB<0x5, 0, "msub", "s", fsub, FGR32>;
}
let Predicates = [HasMips32r2, NoNaNsFPMath, HasStdEnc] in {
def NMADD_S : FNMADDSUB<0x6, 0, "nmadd", "s", fadd, FGR32>;
def NMSUB_S : FNMADDSUB<0x7, 0, "nmsub", "s", fsub, FGR32>;
}
let Predicates = [HasMips32r2, NotFP64bit, HasStdEnc] in {
def MADD_D32 : FMADDSUB<0x4, 1, "madd", "d", fadd, AFGR64>;
def MSUB_D32 : FMADDSUB<0x5, 1, "msub", "d", fsub, AFGR64>;
}
let Predicates = [HasMips32r2, NotFP64bit, NoNaNsFPMath, HasStdEnc] in {
def NMADD_D32 : FNMADDSUB<0x6, 1, "nmadd", "d", fadd, AFGR64>;
def NMSUB_D32 : FNMADDSUB<0x7, 1, "nmsub", "d", fsub, AFGR64>;
}
let Predicates = [HasMips32r2, IsFP64bit, HasStdEnc], isCodeGenOnly=1 in {
def MADD_D64 : FMADDSUB<0x4, 1, "madd", "d", fadd, FGR64>;
def MSUB_D64 : FMADDSUB<0x5, 1, "msub", "d", fsub, FGR64>;
}
let Predicates = [HasMips32r2, IsFP64bit, NoNaNsFPMath, HasStdEnc],
isCodeGenOnly=1 in {
def NMADD_D64 : FNMADDSUB<0x6, 1, "nmadd", "d", fadd, FGR64>;
def NMSUB_D64 : FNMADDSUB<0x7, 1, "nmsub", "d", fsub, FGR64>;
}
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
// Floating Point Branch Codes
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes
committed
// Mips branch codes. These correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes
committed
// They must be kept in synch.
def MIPS_BRANCH_F : PatLeaf<(i32 0)>;
def MIPS_BRANCH_T : PatLeaf<(i32 1)>;
/// Floating Point Branch of False/True (Likely)
Akira Hatanaka
committed
let isBranch=1, isTerminator=1, hasDelaySlot=1, base=0x8, Uses=[FCR31] in
class FBRANCH<bits<1> nd, bits<1> tf, PatLeaf op, string asmstr> :
FFI<0x11, (outs), (ins brtarget:$dst), !strconcat(asmstr, "\t$dst"),
[(MipsFPBrcond op, bb:$dst)]> {
let Inst{20-18} = 0;
let Inst{17} = nd;
let Inst{16} = tf;
}
Akira Hatanaka
committed
def BC1F : FBRANCH<0, 0, MIPS_BRANCH_F, "bc1f">;
def BC1T : FBRANCH<0, 1, MIPS_BRANCH_T, "bc1t">;
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
// Floating Point Flag Conditions
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes
committed
// Mips condition codes. They must correspond to condcode in MipsInstrInfo.h.
Bruno Cardoso Lopes
committed
// They must be kept in synch.
def MIPS_FCOND_F : PatLeaf<(i32 0)>;
def MIPS_FCOND_UN : PatLeaf<(i32 1)>;
Akira Hatanaka
committed
def MIPS_FCOND_OEQ : PatLeaf<(i32 2)>;
Bruno Cardoso Lopes
committed
def MIPS_FCOND_UEQ : PatLeaf<(i32 3)>;
def MIPS_FCOND_OLT : PatLeaf<(i32 4)>;
def MIPS_FCOND_ULT : PatLeaf<(i32 5)>;
def MIPS_FCOND_OLE : PatLeaf<(i32 6)>;
def MIPS_FCOND_ULE : PatLeaf<(i32 7)>;
def MIPS_FCOND_SF : PatLeaf<(i32 8)>;
def MIPS_FCOND_NGLE : PatLeaf<(i32 9)>;
def MIPS_FCOND_SEQ : PatLeaf<(i32 10)>;
def MIPS_FCOND_NGL : PatLeaf<(i32 11)>;
def MIPS_FCOND_LT : PatLeaf<(i32 12)>;
def MIPS_FCOND_NGE : PatLeaf<(i32 13)>;
def MIPS_FCOND_LE : PatLeaf<(i32 14)>;
def MIPS_FCOND_NGT : PatLeaf<(i32 15)>;
Akira Hatanaka
committed
class FCMP<bits<5> fmt, RegisterClass RC, string typestr> :
FCC<fmt, (outs), (ins RC:$fs, RC:$ft, condcode:$cc),
!strconcat("c.$cc.", typestr, "\t$fs, $ft"),
[(MipsFPCmp RC:$fs, RC:$ft, imm:$cc)]>;
Bruno Cardoso Lopes
committed
/// Floating Point Compare
Akira Hatanaka
committed
def FCMP_S32 : FCMP<0x10, FGR32, "s">;
def FCMP_D32 : FCMP<0x11, AFGR64, "d">,
def FCMP_D64 : FCMP<0x11, FGR64, "d">,
Bruno Cardoso Lopes
committed
}
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
Akira Hatanaka
committed
// Floating Point Pseudo-Instructions
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
Akira Hatanaka
committed
def MOVCCRToCCR : PseudoSE<(outs CCR:$dst), (ins CCR:$src),
"# MOVCCRToCCR", []>;
Akira Hatanaka
committed
// This pseudo instr gets expanded into 2 mtc1 instrs after register
// allocation.
def BuildPairF64 :
Akira Hatanaka
committed
PseudoSE<(outs AFGR64:$dst),
(ins CPURegs:$lo, CPURegs:$hi), "",
[(set AFGR64:$dst, (MipsBuildPairF64 CPURegs:$lo, CPURegs:$hi))]>;
Akira Hatanaka
committed
// This pseudo instr gets expanded into 2 mfc1 instrs after register
// allocation.
// if n is 0, lower part of src is extracted.
// if n is 1, higher part of src is extracted.
def ExtractElementF64 :
Akira Hatanaka
committed
PseudoSE<(outs CPURegs:$dst), (ins AFGR64:$src, i32imm:$n), "",
[(set CPURegs:$dst, (MipsExtractElementF64 AFGR64:$src, imm:$n))]>;
Akira Hatanaka
committed
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
Akira Hatanaka
committed
//===----------------------------------------------------------------------===//
def : MipsPat<(f32 fpimm0), (MTC1 ZERO)>;
def : MipsPat<(f32 fpimm0neg), (FNEG_S (MTC1 ZERO))>;
Bruno Cardoso Lopes
committed
def : MipsPat<(f32 (sint_to_fp CPURegs:$src)), (CVT_S_W (MTC1 CPURegs:$src))>;
def : MipsPat<(i32 (fp_to_sint FGR32:$src)), (MFC1 (TRUNC_W_S FGR32:$src))>;
Bruno Cardoso Lopes
committed
let Predicates = [NotFP64bit, HasStdEnc] in {
def : MipsPat<(f64 (sint_to_fp CPURegs:$src)),
(CVT_D32_W (MTC1 CPURegs:$src))>;
def : MipsPat<(i32 (fp_to_sint AFGR64:$src)),
(MFC1 (TRUNC_W_D32 AFGR64:$src))>;
def : MipsPat<(f32 (fround AFGR64:$src)), (CVT_S_D32 AFGR64:$src)>;
def : MipsPat<(f64 (fextend FGR32:$src)), (CVT_D32_S FGR32:$src)>;
let Predicates = [IsFP64bit, HasStdEnc] in {
def : MipsPat<(f64 fpimm0), (DMTC1 ZERO_64)>;
def : MipsPat<(f64 fpimm0neg), (FNEG_D64 (DMTC1 ZERO_64))>;
def : MipsPat<(f64 (sint_to_fp CPURegs:$src)),
(CVT_D64_W (MTC1 CPURegs:$src))>;
def : MipsPat<(f32 (sint_to_fp CPU64Regs:$src)),
(CVT_S_L (DMTC1 CPU64Regs:$src))>;
def : MipsPat<(f64 (sint_to_fp CPU64Regs:$src)),
(CVT_D64_L (DMTC1 CPU64Regs:$src))>;
def : MipsPat<(i32 (fp_to_sint FGR64:$src)),
(MFC1 (TRUNC_W_D64 FGR64:$src))>;
def : MipsPat<(i64 (fp_to_sint FGR32:$src)), (DMFC1 (TRUNC_L_S FGR32:$src))>;
def : MipsPat<(i64 (fp_to_sint FGR64:$src)),
(DMFC1 (TRUNC_L_D64 FGR64:$src))>;
def : MipsPat<(f32 (fround FGR64:$src)), (CVT_S_D64 FGR64:$src)>;
def : MipsPat<(f64 (fextend FGR32:$src)), (CVT_D64_S FGR32:$src)>;