Mips assembler: Explicit floating point condition register recognition.
This patch allows the assembler to recognize $fcc0 as a valid register for conditional move instructions. Corresponding test cases have been added. Contributer: Vladimir Medic llvm-svn: 179567
Loading
Please register or sign in to comment