Fix the encoding of the armv7m (MClass) for MSR registers other than aspr,
iaspr, espr and xpsr which also needed to have 0b10 in their mask encoding bits. llvm-svn: 158560
Loading
Please register or sign in to comment
iaspr, espr and xpsr which also needed to have 0b10 in their mask encoding bits. llvm-svn: 158560