- Apr 07, 2010
-
-
Sean Callanan authored
a simple mapping of register names to IDs to identify register tokens. llvm-svn: 100685
-
Dale Johannesen authored
DBG_VALUE does not generate code. llvm-svn: 100681
-
Anton Korobeynikov authored
It is not ready for public yet. llvm-svn: 100673
-
Anton Korobeynikov authored
llvm-svn: 100672
-
Anton Korobeynikov authored
llvm-svn: 100671
-
Anton Korobeynikov authored
llvm-svn: 100670
-
Anton Korobeynikov authored
llvm-svn: 100669
-
Anton Korobeynikov authored
llvm-svn: 100668
-
Anton Korobeynikov authored
llvm-svn: 100667
-
Anton Korobeynikov authored
llvm-svn: 100666
-
Anton Korobeynikov authored
llvm-svn: 100665
-
Anton Korobeynikov authored
llvm-svn: 100664
-
Anton Korobeynikov authored
llvm-svn: 100663
-
Anton Korobeynikov authored
llvm-svn: 100662
-
Anton Korobeynikov authored
llvm-svn: 100661
-
Anton Korobeynikov authored
llvm-svn: 100660
-
Anton Korobeynikov authored
llvm-svn: 100659
-
Anton Korobeynikov authored
llvm-svn: 100658
-
Anton Korobeynikov authored
llvm-svn: 100657
-
Anton Korobeynikov authored
llvm-svn: 100656
-
Anton Korobeynikov authored
llvm-svn: 100655
-
Anton Korobeynikov authored
llvm-svn: 100654
-
Anton Korobeynikov authored
llvm-svn: 100653
-
Anton Korobeynikov authored
VHADD differs from VHSUB at least on A9 - the former reads both operands in the second cycle, while the latter reads second operand in first cycle. Introduce new itin classes to catch this behavior. Whether this is true for A8 as well is WIP. llvm-svn: 100652
-
Anton Korobeynikov authored
llvm-svn: 100651
-
Anton Korobeynikov authored
Define new itin classes for ARM <-> VFP reg moves to distinguish from NEON ops. Define proper scheduling itinerary for them on A9. A8 TRM does not specify latency for them at all :( llvm-svn: 100650
-
Anton Korobeynikov authored
llvm-svn: 100649
-
Anton Korobeynikov authored
llvm-svn: 100648
-
Anton Korobeynikov authored
llvm-svn: 100647
-
Anton Korobeynikov authored
Make use of new reserved/required scheduling stuff: introduce VFP and NEON locks to model domain cross stalls precisly. llvm-svn: 100646
-
Anton Korobeynikov authored
llvm-svn: 100643
-
Anton Korobeynikov authored
llvm-svn: 100642
-
Anton Korobeynikov authored
llvm-svn: 100641
-
Sanjiv Gupta authored
llvm-svn: 100601
-
John McCall authored
llvm-svn: 100599
-
Dale Johannesen authored
into AsmPrinter. Target-dependent form is still generated by FastISel and still handled in X86 code. llvm-svn: 100596
-
John McCall authored
solution. The only reason these don't fire with gcc-4.2 is that gcc turns off part of -Wsign-compare in C++ on accident. llvm-svn: 100581
-
Dale Johannesen authored
llvm-svn: 100578
-
Dale Johannesen authored
There is probably a more elegant way to do this. llvm-svn: 100573
-
Bob Wilson authored
Radar 7770501. llvm-svn: 100568
-