ARM: check predicate bits for thumb instructions
When encoded to thumb, VFP instruction and VMOV/VDUP between scalar and core registers, must have their predicate bit to 0b1110. llvm-svn: 184707
Showing
- llvm/lib/Target/ARM/Disassembler/ARMDisassembler.cpp 17 additions, 13 deletionsllvm/lib/Target/ARM/Disassembler/ARMDisassembler.cpp
- llvm/test/MC/Disassembler/ARM/invalid-NEON-thumb.txt 9 additions, 0 deletionsllvm/test/MC/Disassembler/ARM/invalid-NEON-thumb.txt
- llvm/test/MC/Disassembler/ARM/invalid-VFP-thumb.txt 9 additions, 0 deletionsllvm/test/MC/Disassembler/ARM/invalid-VFP-thumb.txt
Loading
Please register or sign in to comment