- Oct 02, 2005
-
-
Chris Lattner authored
large basic blocks because it was purely recursive. This switches it to an iterative/recursive hybrid. llvm-svn: 23596
-
Chris Lattner authored
llvm-svn: 23595
-
Chris Lattner authored
llvm-svn: 23594
-
Chris Lattner authored
llvm-svn: 23593
-
Chris Lattner authored
llvm-svn: 23592
-
Chris Lattner authored
compile with an assertion that the tables are not sorted! llvm-svn: 23591
-
Chris Lattner authored
up between defs and uses. llvm-svn: 23590
-
Chris Lattner authored
the comparison to be 64-bits. This is fine because extensions from float to double are free. llvm-svn: 23589
-
Chris Lattner authored
split the FSEL family into 4 things instead of just two. llvm-svn: 23588
-
Chris Lattner authored
llvm-svn: 23587
-
Chris Lattner authored
destination vreg. llvm-svn: 23586
-
Chris Lattner authored
llvm-svn: 23585
-
Chris Lattner authored
llvm-svn: 23584
-
Chris Lattner authored
llvm-svn: 23583
-
Chris Lattner authored
we're in a single-mbb loop, make sure to emit the backwards branch as the conditional branch instead of the uncond branch. For example, emit this: LBBl29_z__44: stw r9, 0(r15) stw r9, 4(r15) stw r9, 8(r15) stw r9, 12(r15) addi r15, r15, 16 addi r8, r8, 1 cmpw cr0, r8, r28 ble cr0, LBBl29_z__44 b LBBl29_z__48 *** NOT PART OF LOOP Instead of: LBBl29_z__44: stw r9, 0(r15) stw r9, 4(r15) stw r9, 8(r15) stw r9, 12(r15) addi r15, r15, 16 addi r8, r8, 1 cmpw cr0, r8, r28 bgt cr0, LBBl29_z__48 *** PART OF LOOP! b LBBl29_z__44 The former sequence has one fewer dispatch group for the loop body. llvm-svn: 23582
-
Chris Lattner authored
llvm-svn: 23581
-
- Oct 01, 2005
-
-
Chris Lattner authored
For instructions that define multiple results, use the right regclass to define the result, not always the rc of result #0 llvm-svn: 23580
-
Jeff Cohen authored
llvm-svn: 23579
-
Chris Lattner authored
llvm-svn: 23578
-
Chris Lattner authored
These are used to represent float and double values, and the two regclasses contain the same physical registers. llvm-svn: 23577
-
Chris Lattner authored
This is Jim's feature implemented so that graphs could 'opt-in' and get this behavior. This is currently used by selection dags. llvm-svn: 23576
-
Chris Lattner authored
llvm-svn: 23575
-
Jim Laskey authored
llvm-svn: 23574
-
Jim Laskey authored
2. Printing node groups when displaying nodes. llvm-svn: 23573
-
Jim Laskey authored
llvm-svn: 23572
-
- Sep 30, 2005
-
-
Nate Begeman authored
llvm-svn: 23571
-
Andrew Lenharth authored
llvm-svn: 23570
-
Andrew Lenharth authored
llvm-svn: 23569
-
Jim Laskey authored
llvm-svn: 23568
-
Jim Laskey authored
llvm-svn: 23567
-
Jim Laskey authored
2. Added node groups to handle flagged nodes. 3. Started weaning simple scheduling off existing emitter. llvm-svn: 23566
-
Jim Laskey authored
llvm-svn: 23565
-
Chris Lattner authored
llvm-svn: 23564
-
Chris Lattner authored
llvm-svn: 23563
-
Chris Lattner authored
llvm-svn: 23562
-
Chris Lattner authored
trim down the target info structs now that we have a preferred spill register class for each callee save register Why is V9 maintaining these tables manually? ugh! llvm-svn: 23561
-
Chris Lattner authored
trim down the target info structs now that we have a preferred spill register class for each callee save register llvm-svn: 23560
-
Chris Lattner authored
llvm-svn: 23559
-
Chris Lattner authored
llvm-svn: 23558
-
Chris Lattner authored
llvm-svn: 23557
-