- Mar 26, 2006
-
-
Chris Lattner authored
llvm-svn: 27133
-
Chris Lattner authored
llvm-svn: 27132
-
- Mar 25, 2006
-
-
Chris Lattner authored
false llvm-svn: 27131
-
Chris Lattner authored
llvm-svn: 27130
-
Chris Lattner authored
llvm-svn: 27128
-
Chris Lattner authored
llvm-svn: 27127
-
Chris Lattner authored
llvm-svn: 27125
-
Chris Lattner authored
llvm-svn: 27124
-
Jim Laskey authored
llvm-svn: 27122
-
Evan Cheng authored
llvm-svn: 27120
-
Evan Cheng authored
series of unpack and interleave ops. llvm-svn: 27119
-
Chris Lattner authored
llvm-svn: 27118
-
Chris Lattner authored
Add a bunch of patterns for different datatypes, e.g. bit_convert, undef and zero vector support. llvm-svn: 27117
-
Chris Lattner authored
llvm-svn: 27116
-
Chris Lattner authored
llvm-svn: 27115
-
Chris Lattner authored
llvm-svn: 27112
-
Chris Lattner authored
llvm-svn: 27109
-
Chris Lattner authored
llvm-svn: 27108
-
Chris Lattner authored
<int -1, int -1, int -1, int -1> and <int 65537, int 65537, int 65537, int 65537> Using things like: vspltisb v0, -1 and: vspltish v0, 1 instead of using constant pool loads. This implements CodeGen/PowerPC/vec_splat.ll:splat_imm_i{32|16}. llvm-svn: 27106
-
Evan Cheng authored
llvm-svn: 27103
-
Evan Cheng authored
llvm-svn: 27102
-
Chris Lattner authored
llvm-svn: 27100
-
Evan Cheng authored
llvm-svn: 27096
-
Evan Cheng authored
llvm-svn: 27095
-
Evan Cheng authored
llvm-svn: 27094
-
Evan Cheng authored
llvm-svn: 27091
-
- Mar 24, 2006
-
-
Chris Lattner authored
llvm-svn: 27089
-
Jim Laskey authored
llvm-svn: 27088
-
Evan Cheng authored
llvm-svn: 27087
-
Chris Lattner authored
llvm-svn: 27083
-
Jim Laskey authored
llvm-svn: 27081
-
Jim Laskey authored
llvm-svn: 27080
-
Jim Laskey authored
llvm-svn: 27079
-
Chris Lattner authored
llvm-svn: 27077
-
Chris Lattner authored
llvm-svn: 27076
-
Chris Lattner authored
llvm-svn: 27073
-
Evan Cheng authored
llvm-svn: 27071
-
Chris Lattner authored
llvm-svn: 27070
-
Chris Lattner authored
llvm-svn: 27069
-
Chris Lattner authored
modes than emitting an explicit add and using a base of r0. This implements Regression/CodeGen/PowerPC/mem-rr-addr-mode.ll llvm-svn: 27068
-